DocumentCode :
1828074
Title :
Analysis of trap mechanisms responsible for Random Telegraph Noise and erratic programming on sub-50nm floating gate flash memories
Author :
Seidel, K. ; Hoffmann, R. ; Löhr, D.A. ; Melde, T. ; Czernohorsky, M. ; Paul, J. ; Beug, M.F. ; Beyer, V.
Author_Institution :
Fraunhofer Center Nanoelectronic Technol., Dresden, Germany
fYear :
2009
fDate :
25-28 Oct. 2009
Firstpage :
67
Lastpage :
71
Abstract :
In this work we present a systematic investigation concerning the correlation of Random Telegraph Noise (RTN) with erratic bits in sub-50 nm floating gate NAND memory cells. Both effects are compared with respect to their implication in reliability and cell operation parameters of sub-50 nm flash devices. Related measurements were performed on a test chip with large floating gate cell arrays in NAND architecture. The analysis methods for both effects are presented comparing the magnitude and cycling stress dependency in detail. Additionally, two integration concepts with different memory cell sidewall oxidation approaches are discussed effecting differently the RTN and erratic programming behavior. Based on the characterization results we conclude that both effects are originating from different trap mechanisms. Possible explanations for the different trap mechanisms and locations are discussed.
Keywords :
NAND circuits; correlation methods; flash memories; NAND architecture; correlation; erratic programming; floating gate cell arrays; floating gate flash memories; random telegraph noise; trap mechanisms; Data analysis; Electron traps; Flash memory; Nonvolatile memory; Pulse measurements; Size measurement; Stress; Telegraphy; Testing; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Non-Volatile Memory Technology Symposium (NVMTS), 2009 10th Annual
Conference_Location :
Portland, OR
Print_ISBN :
978-1-4244-4953-8
Electronic_ISBN :
978-1-4244-4954-5
Type :
conf
DOI :
10.1109/NVMT.2009.5429788
Filename :
5429788
Link To Document :
بازگشت