Title :
Underfill characterization for multi-layer 3D-SiP stacked chip package
Author :
Chew, Michelle ; Wai, Eva ; Heang, Chew Tham ; Ho, David ; Lim, Sharon ; Chong, Ser Choong ; Chai, Tc ; Rao, Vempati Srinivas
Author_Institution :
Inst. of Microelectron., A*STAR (Agency for Sci., Technol. & Res.), Singapore, Singapore
Abstract :
In this paper, evaluation of underfill materials for 3D SiP packages where micro bump interconnections and solder bumps has been presented. Characterization of underfill materials was carried out in terms of adhesion testing on various chip passivation surfaces and process optimization for void free filling. Capillary underfill materials have been evaluated for micro bump interconnections for 3D stacked module with different size chips as well as 3D stacked module with same size chips, and moldable underfill has been evaluated for over molding of stacked module along with underfilling of solder bump interconnections. Die shear test was carried out on adhesion test samples and results revealed failure between chip and polyimide layers in polyimide samples, and mixed failure between underfill and passivation layer in SiN samples. Process optimization for void free underfilling for CUFs were carried out based on dispensing temperature, speed, length, pattern and effects of plasma treatments. For MUF, the transfer molding process optimization was carried out by varying transfer time and die temperature to achieve void free underfilling and molding process. CSAM and through scan analysis was carried out on the under filled samples to check the quality of the underfilling process. The optimized process results shown void free underfilling for both 3D stacked module packages with different size chips as well as same size chips.
Keywords :
integrated circuit interconnections; integrated circuit testing; moulding; solders; system-in-package; three-dimensional integrated circuits; adhesion testing; chip passivation surfaces; die shear test; micro bump interconnections; multi-layer 3D-SiP stacked chip package; plasma treatments; polyimide layers; polyimide samples; process optimization; solder bump interconnections underfilling; solder bumps; stacked module molding; underfill characterization; underfill materials; Adhesives; Delamination; Materials; Passivation; Plasmas; Three dimensional displays; Vehicles;
Conference_Titel :
Electronics Packaging Technology Conference (EPTC), 2011 IEEE 13th
Conference_Location :
Singapore
Print_ISBN :
978-1-4577-1983-7
Electronic_ISBN :
978-1-4577-1981-3
DOI :
10.1109/EPTC.2011.6184465