DocumentCode :
1828754
Title :
Development of Copper Via Exposure by two steps process
Author :
Chiew, Joe Ong Siong ; Sheng, Vincent Lee Wen ; Shan, Gao
Author_Institution :
Inst. of Microelectron., A*STAR (Agency for Sci., Technol. & Res.), Singapore, Singapore
fYear :
2011
fDate :
7-9 Dec. 2011
Firstpage :
595
Lastpage :
599
Abstract :
This paper will present the work developed for Copper Via Exposure to enable further processing on the backside of the wafer; re-distribution layer (RDL), passivation coating, etc. It important to achieve a planarized surface, as uneven silicon surface or copper bump would cause more complicated issues to the subsequent processes. Some critical challenges in Copper Via Exposure includes the simultaneous grinding of brittle silicon and ductile copper that is embedded inside the silicon wafer and the control of the copper migration throughout the wafer. By using the two steps method, the surface planarity between the copper TSV and silicon substrate is in the range of 100 ~ 300nm. In addition, there is no sign of copper migration within the silicon substrate as shown by the result of the Auger analysis.
Keywords :
coatings; copper; passivation; three-dimensional integrated circuits; Auger analysis; Cu; RDL; Si; TSV; brittle silicon grinding; copper via exposure; ductile copper; passivation coating; planarized surface; redistribution layer; size 100 nm to 300 nm; surface planarity; two steps method; wafer backside; Copper; Electronics packaging; Packaging; Silicon; Substrates; Three dimensional displays; Through-silicon vias;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Packaging Technology Conference (EPTC), 2011 IEEE 13th
Conference_Location :
Singapore
Print_ISBN :
978-1-4577-1983-7
Electronic_ISBN :
978-1-4577-1981-3
Type :
conf
DOI :
10.1109/EPTC.2011.6184490
Filename :
6184490
Link To Document :
بازگشت