Title :
Multi chip stacking & reliability challenges using TSV-micro C4 solder interconnection for FCCSP TSV package
Author :
Au, K.Y. ; Beleran, J.D. ; Yang, Y.B. ; Zhang, Y.F. ; Kriangsak, S.L. ; Wilson, P. L Ong ; Drake, Y. S Koh ; Nathapong, S.
Author_Institution :
United Test & Assembly Center Ltd. (UTAC), Singapore, Singapore
Abstract :
Through silicon via (TSV) is a three-dimensional packaging technology involving vertical chips stacking using metal-filled via holes and bumps. TSV stacked chip drastically reduces interconnect distance than conventional multi-stack wire bond silicon chips, enabling faster speeds, lower power consumption and smaller microelectronic package size for 22nm tech node and below. TSI (Thru Silicon Interposer) enables interconnect pitch matching between a high I/Os top chip and low cost organic substrate and is crucial in mitigating risks of low K layer delamination and provide additional routing capability to enable the use of low cost organic substrate. This paper demonstrate with aid from finite element analysis, the daunting processibility challenges and reliability performance for a 2 die and 4 die thin die stacking on a strip organic substrate using standard flip chip machines in a mass production scenario. Critical factors such as 1× versus 2× reflow process flow, material properties fundamentals, bill of material (BOM), substrate & package structure design and its influence on thermo-mechanical stress, package warpage and joint cracks in conjunction with process breakthrough to enable multiple die stacking, multi-gap flux cleaning and capillary underfilling will be discussed in great details. In addition, Micro C4 solder bumps joints with TiW/Cu/Ni under bumps metallization (UBM) and TiW/Cu/Ni/Au bond pad were shown to be reliable with integrity of the UBM with regards to IMC growth and solder diffusion up to 1000 thermal cycles. Establishment of all these fundamental capabilities is required to strengthen the low cost high volume production capability for thru silicon stacking (TSS).
Keywords :
finite element analysis; flip-chip devices; reliability; solders; three-dimensional integrated circuits; 3D packaging technology; FCCSP TSV package; TSV-micro C4 solder interconnection; bill of material; bumps metallization; capillary; critical factors; daunting processibility; finite element analysis; interconnect pitch matching; metal-filled via holes; microelectronic package size; multichip stacking; multigap flux cleaning; multiple die stacking; multistack wire bond silicon chips; package structure design; package warpage; production scenario; reflow process flow; reliability performance; standard flip chip machine; strip organic substrate; thermo-mechanical stress; through silicon via; thru silicon interposer; thru silicon stacking; vertical chips stacking; Assembly; Joints; Silicon; Stacking; Stress; Substrates; Through-silicon vias;
Conference_Titel :
Electronics Packaging Technology Conference (EPTC), 2011 IEEE 13th
Conference_Location :
Singapore
Print_ISBN :
978-1-4577-1983-7
Electronic_ISBN :
978-1-4577-1981-3
DOI :
10.1109/EPTC.2011.6184493