DocumentCode :
1829405
Title :
Carbon nanotube circuit design choices in the presence of metallic tubes
Author :
Ashraf, Rehman ; Chrzanowska-Jeske, Malgorzata ; Narendra, Siva G.
Author_Institution :
Dept. of Electr. & Comput. Eng., Portland State Univ. Portland, Portland, OR
fYear :
2008
fDate :
18-21 May 2008
Firstpage :
177
Lastpage :
180
Abstract :
Carbon Nanotube FET (CNT-FET) is a promising candidate for the construction of future integrated circuits. However the presence of metallic tubes negatively affects delay, leakage power, and yield of such circuits. In this paper we compare four different CNT-FET configurations - shared tube, parallel tubes, transistor stacking, and tube stacking. In the presence of 10% metallic tubes, stacking configurations have potential to as much as double the yield for 4.1-4.4X delay penalty under iso-input capacitance and 3-7X lower leakage power compared to the non-stacked configurations. Analytical model and Monte Carlo simulation results for various logic gate sizes clearly indicate that an architecture that utilizes an appropriate combination of all four configurations is required to enable a better trade-off between delay, leakage power, and yield in the presence of metallic tubes.
Keywords :
Monte Carlo methods; carbon nanotubes; field effect transistors; integrated circuit design; logic gates; CNT-FET configurations; Monte Carlo simulation; carbon nanotube circuit design; leakage power; logic gate sizes; metallic tubes; parallel tubes; shared tube; transistor stacking; tube stacking; Analytical models; CNTFETs; Capacitance; Carbon nanotubes; Circuit synthesis; Delay; FET integrated circuits; Integrated circuit yield; Logic gates; Stacking;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
Type :
conf
DOI :
10.1109/ISCAS.2008.4541383
Filename :
4541383
Link To Document :
بازگشت