Title :
Advanced packaging solutions of next generation eWLB technology
Author :
Jin, Yonggang ; Teysseyrex, Jerome ; Baraton, Xavier ; Yoon, S.W. ; Lin, Yaojian ; Marimuthu, Pandi C.
Author_Institution :
STMicroelectron., Singapore, Singapore
Abstract :
The shrinkage of the pitches and pads at the chip to package interface is happening much faster than the shrinkage at the package to board interface. This interconnection gap requires fan-out packaging, where the package size is larger than the chip size in order to provide a sufficient area to accommodate the 2nd level interconnects. eWLB is a type of fan-out WLP that has the potential to realize any number of interconnects with standard pitches at any shrink stage of the wafer node technology. eWLB is one of key advanced packages because of advantages of higher number of I/Os, process easiness and integration flexibilities. Furthermore, it enables to integrate multiple dies vertically and horizontally in one package without using substrates. Thus, recently eWLB technology is moving forward to next generation packages, such as multi- die, low profile package and 3D SiP. This paper reports developments of next generation eWLB for advanced packaging solutions. eWLB packaging is demonstrated to be compatible with integration of advance Si node devices with ELK dielectrics. A whole portfolio of next generation package configurations: thin 3D SiP, small outline eWLB and eWLL (embedded Wafer Level Land Grid Array) are developed. And the reliability study was carried out in depth by experimental approaches as well as failure analysis. Successful reliability characterization results on different package configurations are reported that demonstrate next generation eWLB as an enabling technology for miniaturized, fine pitch, high density 3D and advanced silicon packaging solutions.
Keywords :
failure analysis; integrated circuit interconnections; integrated circuit reliability; system-in-package; wafer level packaging; 2nd level interconnects; 3D SiP; ELK dielectrics; I-O; advanced packaging solutions; chip to package interface; eWLL; embedded wafer level land grid array; failure analysis; fan-out packaging; fine pitch; high density 3D solutions; integration flexibilities; interconnection gap; low profile package; multiple dies integration; next generation eWLB technology; next generation packages; package to board interface; process easiness; reliability study; standard pitches; wafer node technology; Electronics packaging; Next generation networking; Packaging; Reliability; Silicon; Substrates; Three dimensional displays;
Conference_Titel :
Electronics Packaging Technology Conference (EPTC), 2011 IEEE 13th
Conference_Location :
Singapore
Print_ISBN :
978-1-4577-1983-7
Electronic_ISBN :
978-1-4577-1981-3
DOI :
10.1109/EPTC.2011.6184517