DocumentCode :
1829930
Title :
A motion compensation system with a high efficiency reference frame pre-fetch scheme for QFHD H.264/AVC decoding
Author :
Chao, Ping ; Lin, Youn-Long
Author_Institution :
Dept. of Comput. Sci., Nat. Tsing Hua Univ., Hsinchu
fYear :
2008
fDate :
18-21 May 2008
Firstpage :
256
Lastpage :
259
Abstract :
Motion compensation (MC) is the computation bottleneck in H.264/AVC decoding and it dominates DRAM traffic. To alleviate computation loading, we employ two interpolation engines and fully utilize them in both P and B slices. Compared with a traditional separate 1-D interpolation engine, our proposed approach can reduce 79% of average computation latency. To reduce memory traffic, we propose a High Efficiency Reference Frame Pre-Fetch Scheme (HERPS) that saves 91% of multiple reference frame memory access cycles by rearranging access patterns. The overall design costs 117 K gates when running at 200 MHz and supports up to the QFHD (3840times2160) at 30 frames per second (fps) using a 128-bit DRAM memory system.
Keywords :
DRAM chips; decoding; interpolation; motion compensation; video coding; 1-D interpolation engine; DRAM memory system; DRAM traffic; H.264-AVC decoding; high efficiency reference frame pre-fetch scheme; motion compensation system; Automatic voltage control; Concurrent computing; Costs; Decoding; Engines; Interpolation; Motion compensation; Random access memory; Throughput; Video coding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
Type :
conf
DOI :
10.1109/ISCAS.2008.4541403
Filename :
4541403
Link To Document :
بازگشت