DocumentCode :
183064
Title :
7-bit 0.8–1.2GS/s Dynamic Architecture and Frequency Scaling subrange ADC with binary-search/flash Live Configuring Technique
Author :
Yoshioka, Kazuaki ; Saito, Ryo ; Danjo, Takumi ; Tsukamoto, Sanroku ; Ishikuro, Hiroki
Author_Institution :
Keio Univ., Yokohama, Japan
fYear :
2014
fDate :
10-13 June 2014
Firstpage :
1
Lastpage :
2
Abstract :
Subrange ADC with Dynamic Architecture and Frequency Scaling(DAFS) is presented, which has exponential power scaling against frequency with high-speed operation of over 1GS/s. We propose Live Configuring Technique(LCT) to adaptively configure the sub-ADC operation between binary-search and flash every clock cycle, reflecting the conversion delay. The power consumption is cut down significantly and retains high-speed operation. The prototype ADC fabricated in 65nm CMOS operates up to 1228MS/s and achieves an SNDR 36.2dB at nyquist. DAFS is active between 800-1200MS/s and when compared with the frequency power scaling with DAFS disabled, the peak power consumption cut down is 30%. Peak FoM of 85fJ/conv. was obtained at 820MS/s, which is nearly a 2x improvement compared with reported subrange ADCs.
Keywords :
CMOS integrated circuits; analogue-digital conversion; CMOS; DAFS; FoM; LCT; binary-search; conversion delay; dynamic architecture and frequency scaling; flash every clock cycle; frequency power scaling; live configuring technique; size 65 nm; subrange ADC; Clocks; Computer architecture; Delays; Frequency measurement; Logic gates; Power demand; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Circuits Digest of Technical Papers, 2014 Symposium on
Conference_Location :
Honolulu, HI
Print_ISBN :
978-1-4799-3327-3
Type :
conf
DOI :
10.1109/VLSIC.2014.6858374
Filename :
6858374
Link To Document :
بازگشت