Title :
Design and verification of a digital adaptive equalizer ASIC
Author_Institution :
Siemens AG, Munich, West Germany
Abstract :
The author describes the design and verification of a VLSI circuit which can be used to build up a complex-valued equalizer for digital radio modems operating at a symbol rate of typically 23.5 Mbd. Fabricated in a 2-μm CMOS technology, the chip contains about 108000 transistors on a silicon area of 95 mm2 and operates at a clock frequency of at least 23.5 MHz. The basic idea behind tackling the design complexity is to use regular, parameterizable, and optimized semisystolic macros as building blocks. It is shown that the applied design style allows a high level of design certainty and can ease the verification
Keywords :
CMOS integrated circuits; application specific integrated circuits; digital integrated circuits; digital radio systems; equalisers; modems; 2 micron; 23.5 MHz; CMOS technology; VLSI circuit; clock frequency; complex-valued equalizer; design complexity; digital adaptive equalizer ASIC; digital radio modems; semisystolic macros; verification; Adaptive equalizers; Application specific integrated circuits; CMOS technology; Clocks; Design optimization; Digital communication; Frequency; Modems; Silicon; Very large scale integration;
Conference_Titel :
Circuits and Systems, 1988., IEEE International Symposium on
Conference_Location :
Espoo
DOI :
10.1109/ISCAS.1988.14995