DocumentCode :
1831714
Title :
High speed digital CMOS divide-by-N fequency divider
Author :
Abdel-Hafeez, Saleh ; Harb, Shadi M. ; Eisenstadt, William R.
Author_Institution :
Dept. of Comput. Eng., Jordan Univ. of Sci. & Technol., Irbid
fYear :
2008
fDate :
18-21 May 2008
Firstpage :
592
Lastpage :
595
Abstract :
A high-speed scalable programmable divide-by-N frequency divider is presented. The divider includes a new proposed state look-ahead parallel counter with a basic conventional D-type Flip-Flop (DFF) circuit. The counter is structured from two modules of 2-bit counter stages separated by DFF buffers, where all are triggered at the edge of the input clock. The reload circuit is a single DFF buffer, while the detecting count circuit is constructed from a two level decoder. The M-bit divider critical path delay, which is independent of technology, is approximated to [3.5 + Log4 (M)] of a unit delay close to a 2-input NAND gate. This results in a measured frequency, which slightly drops to about 6% against the increase of the divider bit size. Furthermore, the divider circuit is attractive for continued technology scaling since the architecture is based on using identical modules of small count of CMOS transistors with only threshold voltage technology limitations. The measure rate of the number of transistors is approximated to a linear increase of about 17% per a two-bit increase of the divider size. The presented 8-bit programmable divide-by-N frequency divider is capable of operating up to 2 GHz for a 1.35 V power supply voltage with a maximum power consumption of 16.78 mW and a maximum frequency divider factor of N=256 using the TSMC 0.15 mum digital CMOS process, and gives a measured area of 95*143 mum2 with a total count of 508 transistors.
Keywords :
CMOS digital integrated circuits; buffer circuits; flip-chip devices; frequency dividers; high-speed integrated circuits; logic gates; transistors; CMOS digital integrated circuit; CMOS transistors; D-type flip-flop circuit; DFF buffers; NAND gate; TSMC; divide-by-N frequency divider; divider circuit; high speed integrated circuit; look-ahead parallel counter; programmable frequency divider; size 0.15 mum; voltage 1.35 V; word length 8 bit; CMOS technology; Clocks; Counting circuits; Decoding; Delay; Flip-flops; Frequency conversion; Frequency measurement; Size measurement; Threshold voltage; Counter; divide-by-N; frequency divider; high speed; low-power; modules; parallel;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
Type :
conf
DOI :
10.1109/ISCAS.2008.4541487
Filename :
4541487
Link To Document :
بازگشت