Title :
A Study of NoC Topologies and Switching Arbitration Mechanisms
Author :
Yung-Chang Chang ; Ching-Te Chiu
Author_Institution :
Inf. & Commun. Res. Lab., Ind. Technol. Res. Inst., Hsinchu, Taiwan
Abstract :
Network-on-chip (NoC) has evolved as the promising solution for ever increasing chip level integrations. The architecture of an NoC can be specified by its topology and switching scheme. In this paper, we evaluate these design parameters with exemplified NoC realizations. We adopt popular 2D-mesh and H-star as our topology candidates. The former accompanies with a high-performance iSLIP switch architecture, while the latter utilizes the state of the art Birkhoff-von Neumann (BvN) switch architecture which can allocate the bandwidth resource depending on a specific traffic pattern. A real-world video object plane (VOP) decoder is mapped onto these platforms for the static performance benchmarking. In addition, we also implemented cycle-accurate SystemC models to probe further into the dynamic behavior on the target NoC platforms. The experimental results reveal that simple 2D-mesh outperforms the complex H-star with novel traffic awareness bandwidth allocation algorithm.
Keywords :
bandwidth allocation; benchmark testing; decoding; network topology; network-on-chip; resource allocation; video coding; 2D-mesh topology; BvN switch architecture; H-star topology; NoC architecture; NoC platforms; NoC topologies; VOP decoder; bandwidth resource; chip level integrations; cycle-accurate SystemC models; design parameters; exemplified NoC realizations; iSLIP switch architecture; network-on-chip; real-world video object plane decoder; specific traffic pattern; state of the art Birkhoff-von Neumann switch architecture; static performance benchmarking; switching arbitration mechanisms; traffic awareness bandwidth allocation algorithm; Clustering algorithms; Computer architecture; Decoding; Heuristic algorithms; Switches; System-on-a-chip; Topology; bandwidth allocation; interconnection architectures; networks-on-chip; topology;
Conference_Titel :
High Performance Computing and Communication & 2012 IEEE 9th International Conference on Embedded Software and Systems (HPCC-ICESS), 2012 IEEE 14th International Conference on
Conference_Location :
Liverpool
Print_ISBN :
978-1-4673-2164-8
DOI :
10.1109/HPCC.2012.241