Title :
Cell Broadband Engine performance and yield benchmark in 65nm SOI CMOS with spatial, temporal and parametric process variability model
Author :
Cho, Choogyeun ; Kim, Jonghae ; Jonghae Kim
Author_Institution :
IBM Semicond. R & D Center, Hopewell, VA
Abstract :
This paper introduces a process variability model to determine the performance and yield of the cell broadband engine (CBE) in 65 nm SOI CMOS. The model incorporates spatial (die-to-die), temporal (manufacturing process drift), and parametric dimensions, and provides microprocessor performance tracking and comprehensive view on the process variability with embedded ring oscillator measurement at the wafer level. It extracts CBE performance regularity within die for the circuit design and models, and reveals the semiconductor manufacturing signatures in wafers and lots for process technology. The model reduces performance estimation testing requirements by surpassing conventional methodspsila accuracy by 28%.
Keywords :
CMOS digital integrated circuits; integrated circuit design; integrated circuit modelling; integrated circuit yield; microprocessor chips; nanoelectronics; silicon-on-insulator; CBE; SOI CMOS; cell broadband engine performance; embedded ring oscillator measurement; microprocessor performance tracking; parametric process variability model; performance estimation testing; semiconductor manufacturing; size 65 nm; CMOS process; Circuit synthesis; Circuit testing; Engines; Manufacturing processes; Microprocessors; Ring oscillators; Semiconductor device manufacture; Semiconductor device modeling; Virtual manufacturing;
Conference_Titel :
Solid-State Circuits Conference, 2008. A-SSCC '08. IEEE Asian
Conference_Location :
Fukuoka
Print_ISBN :
978-1-4244-2604-1
Electronic_ISBN :
978-1-4244-2605-8
DOI :
10.1109/ASSCC.2008.4708719