Title :
A 770-MHz, 70-mW, 8-bit subranging ADC using reference voltage precharging architecture
Author :
Ohhata, Kenichi ; Uchino, Koki ; Shimizu, Yuichiro ; Oyama, Yasuhiro ; Yamashita, Kiichi
Author_Institution :
Kagoshima Univ., Korimoto
Abstract :
This paper describes a high-speed low-power CMOS subranging analog-to-digital converter (ADC). A reference voltage precharging architecture and the introduction of a comparator with built-in threshold voltage in the fine ADC are proposed to reduce the settling time of the reference voltage. A T/H circuit with body-bias control circuit is employed to reduce the distortion at high sampling rate. The test chip fabricated using 90-nm CMOS technology shows a high-sampling rate of 770 MS/s and a low-power consumption of 70 mW.
Keywords :
CMOS integrated circuits; UHF integrated circuits; analogue-digital conversion; comparators (circuits); low-power electronics; reference circuits; CMOS subranging analog-to-digital converter; UHF integrated circuits; body-bias control circuit; comparators; frequency 770 MHz; power 70 mW; reference voltage precharging; size 90 nm; tank-hold circuit; word length 8 bit; Analog-digital conversion; CMOS analog integrated circuits; CMOS technology; Circuit testing; Energy consumption; Hard disks; Sampling methods; Solid state circuits; Threshold voltage; Ultra wideband communication;
Conference_Titel :
Solid-State Circuits Conference, 2008. A-SSCC '08. IEEE Asian
Conference_Location :
Fukuoka
Print_ISBN :
978-1-4244-2604-1
Electronic_ISBN :
978-1-4244-2605-8
DOI :
10.1109/ASSCC.2008.4708724