DocumentCode :
1831980
Title :
Digital background calibration of a 0.4-pJ/step 10-bit pipelined ADC without PN generator in 90-nm digital CMOS
Author :
Taherzadeh-Sani, Mohammad ; Hamoui, Anas A.
Author_Institution :
Dept. of Electr. & Comput. Eng., McGill Univ., Montreal, QC
fYear :
2008
fDate :
3-5 Nov. 2008
Firstpage :
53
Lastpage :
56
Abstract :
In nanometer digital CMOS, the linearity of pipelined A/D converters (ADCs) is degraded by the low dc gains of the opamps. Gain-enhancement techniques significantly increase the analog-circuit design complexity at low power and low voltage. Therefore, even in medium-resolution applications, digital background calibration is attractive for designing power-efficient ADCs. A simple, yet accurate, digital background calibration technique, which does not require a pseudo-random (PN) calibration signal, is proposed to minimize the power dissipation in the digital calibration unit. It achieves the same convergence speed and accuracy as PN-based techniques in 2-path (split) pipelined ADCs. A 10-bit 44-MS/s pipelined ADC, fabricated in a standard 1.2-V 90-nm digital CMOS process, uses the proposed calibration technique to achieve a 58.7-dB SNDR for a 21.5-MHz input, with a figure-of-merit (FOM) of 0.4 pJ/step.
Keywords :
CMOS digital integrated circuits; analogue-digital conversion; operational amplifiers; digital CMOS; digital background calibration; figure-of-merit; frequency 21.5 MHz; gain-enhancement techniques; opamps; pipelined A-D converters; pipelined ADC; power dissipation minimization; size 90 nm; voltage 1.2 V; CMOS digital integrated circuits; CMOS process; Calibration; Convergence; Degradation; Linearity; Low voltage; Pipelines; Power dissipation; Power generation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2008. A-SSCC '08. IEEE Asian
Conference_Location :
Fukuoka
Print_ISBN :
978-1-4244-2604-1
Electronic_ISBN :
978-1-4244-2605-8
Type :
conf
DOI :
10.1109/ASSCC.2008.4708727
Filename :
4708727
Link To Document :
بازگشت