DocumentCode :
1832035
Title :
Dual Gate enhancement-mode JFET (DG-JFET) for ultra low power applications
Author :
Biju, Nitha M. ; Komaragiri, Rama
Author_Institution :
Dept. of ECE, Nat. Inst. of Technol., Calicut, India
fYear :
2012
fDate :
1-2 March 2012
Firstpage :
1
Lastpage :
4
Abstract :
Dual Gate enhancement mode Junction Field Effect Transistors (DG-JFETs) was recognized as one of the possible choice to continue the scaling beyond the conventional limits. The need for ultra-low voltage ICs necessitates the scaling of MOSFETs beyond 25nm. However, the advanced standard MOSFET devices and CMOS technologies have several limitations for ultra-low voltage analog operation and the JFET devices offer a great potential for such applications. The device architecture and performance of 16nm enhancement mode SOI DG-JFET is analyzed in this work. DAVINCI (a synopsis 3D device simulation tool) is used to analyze the device architecture and performance initially. The numerical device simulation results show that the enhancement mode DG-JFETs offer low threshold voltage and an excellent ON/OFF performance at a power supply voltage of 0.5 V required for ultra-low voltage analog ICs.
Keywords :
CMOS integrated circuits; JFET integrated circuits; MOSFET circuits; circuit simulation; low-power electronics; numerical analysis; 16nm enhancement mode SOI DG-JFET; CMOS technologies; DAVINCI; DG-JFET; ON-OFF performance; advanced standard MOSFET devices; device architecture analysis; dual gate enhancement mode junction field effect transistors; dual gate enhancement-mode JFET; low threshold voltage; numerical device simulation; synopsis 3D device simulation tool; ultra low power applications; ultra-low voltage IC; ultra-low voltage analog operation; voltage 0.5 V; CMOS integrated circuits; CMOS technology; Capacitance; JFETs; Logic gates; Performance evaluation; Threshold voltage; SOI JFET; analog device; dual gate; low power; n-channel JFET;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical, Electronics and Computer Science (SCEECS), 2012 IEEE Students' Conference on
Conference_Location :
Bhopal
Print_ISBN :
978-1-4673-1516-6
Type :
conf
DOI :
10.1109/SCEECS.2012.6184726
Filename :
6184726
Link To Document :
بازگشت