DocumentCode :
1832182
Title :
Performance analysis of flagged prefix adders with logical effort
Author :
Oruklu, Erdal ; Dave, Vibhuti ; Saniie, Jafar
Author_Institution :
Dept. of Electr. & Comput. Eng., Illinois Inst. of Technol., Chicago, IL
fYear :
2008
fDate :
18-21 May 2008
Firstpage :
684
Lastpage :
687
Abstract :
This paper studies an adder technique that performs three input addition utilizing parallel prefix adders. The adder architectures are called three-input flagged prefix adders (TIFPA) due to the utilization of a new set of intermediate outputs called flag bits to obtain the desired result. One of the advantages of this technique is the elimination of dedicated adder units to perform three-input addition. This adder can find its use in applications such as multiplication or multi-media units. This paper examines the effect on the performance of the adder when the operand size is expanded from 16 bits to 32 and 64 bits. Furthermore, a logical effort analysis has also been performed on the TIFPA to confirm the simulation and analytical results. The performance of this adder design has been compared to that of carry save adders (CSA) to understand the performance gain of the proposed technique. The comparison has been made with respect to the simulation results and also on the basis of logical effort.
Keywords :
adders; network synthesis; carry save adders; flag bits; logical effort; logical effort analysis; multimedia units; multiplication units; parallel prefix adders; three-input addition; three-input flagged prefix adders; Adders; Analytical models; Computational modeling; Computer architecture; Delay; Educational institutions; Equations; Hardware; Logic; Performance analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
Type :
conf
DOI :
10.1109/ISCAS.2008.4541510
Filename :
4541510
Link To Document :
بازگشت