Title :
An Efficient Reconfigurable Architecture Design and Implementation of Image Contrast Enhancement Algorithm
Author :
Chen, Wen-Chieh ; Huang, Shih-Chia ; Lee, Trong-Yen
Author_Institution :
Dept. of Electron. Eng., Nat. Taipei Univ. of Technol., Taipei, Taiwan
Abstract :
Contrast enhancement is crucial to generating high quality images in the applications of image processing such as digital image or video photography, LCD processing, and medical image analysis. In order to achieve real-time performance for high-definition video applications, it is necessary to design efficient contrast enhancement hardware architecture to meet the needs of real-time processing. In this paper, we propose a parameter-controlled reconfigurable architecture to decrease hardware cost and improve hardware utilization for the proposed contrast enhancement algorithm. The experiment results show that the proposed method can provide the average frame rate 48.23 fps at high definition resolution 1920 × 1080 which means the proposed hardware architecture can run in real-time.
Keywords :
high definition video; image enhancement; image resolution; reconfigurable architectures; LCD processing; digital image photography; frame rates; hardware cost reduction; hardware utilization improvement; high-definition resolution; high-definition video applications; high-quality image generation; image contrast enhancement hardware architecture design; image processing; medical image analysis; parameter-controlled reconfigurable architecture design; real-time processing; video photography; Algorithm design and analysis; Computer architecture; Hardware; Histograms; Pipelines; Real-time systems; Streaming media; image contrast enhancement; reconfigurable architecture;
Conference_Titel :
High Performance Computing and Communication & 2012 IEEE 9th International Conference on Embedded Software and Systems (HPCC-ICESS), 2012 IEEE 14th International Conference on
Conference_Location :
Liverpool
Print_ISBN :
978-1-4673-2164-8
DOI :
10.1109/HPCC.2012.262