Title :
Design methodology for CMOS distributed amplifiers
Author :
Green, Michael M. ; Pisani, Marcelo B. ; Dehollain, Catherine
Author_Institution :
Dept. of EECS, Univ. of California, Irvine, CA
Abstract :
The design of distributed amplifiers in a CMOS process is investigated. In particular, the impact of parasitic elements from the transistors and from interstage inductors is studied. A methodology for determining an optimum design, including the number of stages, without needing a complete inductor model at the outset, is presented. This proposed methodology reduces the time and complexity of a distributed amplifier design while at the same time allowing the designer to gain more insight into the circuit´s behavior.
Keywords :
CMOS analogue integrated circuits; computational complexity; distributed amplifiers; integrated circuit design; CMOS distributed amplifiers; circuit behavior; distributed amplifier design; transistors; Bandwidth; CMOS logic circuits; CMOS process; Cutoff frequency; Design methodology; Distributed amplifiers; Inductors; Optical amplifiers; Power transmission lines; Transmission line theory;
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
DOI :
10.1109/ISCAS.2008.4541521