Title :
FPGA implementation of 16 bit BBS and LFSR PN sequence generator: A comparative study
Author :
Sewak, Khushboo ; Rajput, Praveena ; Panda, Amit Kumar
Author_Institution :
Dept. of ECE, Guru Ghasidas Vishwavidyalaya, Bilaspur, India
Abstract :
The main purpose of this paper is to study the FPGA implementation of two 16 bit PN sequence generator namely Linear Feedback Shift Register (LFSR) and Blum-Blum-Shub (BBS). We have used FPGA to explain how FPGA´s ease the hardware implementation part of communication systems. The logic of PN Sequence Generator presented here can be changed any time by changing the seed in LFSR or by changing the key used in BBS. The analysis is conceded out to find number of gates, memory and speed requirement in FPGA for the two methods. As Recently the field programmable gate arrays have enjoyed wide spread use due to several advantages related to relatively high gate density, short design cycle and low cost. The greatest advantage of FPGA´s are flexibility that we reconfigured the design many times and check the results and verify it on-chip for comparing with others PN sequence generators.
Keywords :
field programmable gate arrays; shift registers; 16 bit BBS; 16 bit PN sequence generator; BBS; Blum-Blum-Shub; FPGA implementation; LFSR PN sequence generator; comparative study; field programmable gate arrays; hardware implementation; high gate density; linear feedback shift register; short design cycle; Clocks; Field programmable gate arrays; Generators; Logic gates; Polynomials; Shift registers; Timing; BBS; Blum Blum Shub; FPGA; LFSR; PRNG; TRNG;
Conference_Titel :
Electrical, Electronics and Computer Science (SCEECS), 2012 IEEE Students' Conference on
Conference_Location :
Bhopal
Print_ISBN :
978-1-4673-1516-6
DOI :
10.1109/SCEECS.2012.6184758