Title :
A 76.8 GB/s 46 mW low-latency network-on-chip for real-time object recognition processor
Author :
Kim, Kwanho ; Kim, Joo-Young ; Lee, Seungjin ; Kim, Minsu ; Yoo, Hoi-Jun
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Korea Adv. Inst. of Sci. & Technol., Daejeon
Abstract :
A 76.8 GB/s 46 mW low-latency network-on-chip (NoC) provides a communication platform for a real-time object recognition processor. The tree-based topology NoC with three crossbar switches is designed for low-latency by adopting dual-channel and adaptive switching. The NoC can be dynamically configured to exploit both data-level and object-level parallelism on the object recognition processor. FLIT-level clock gating and packet-based power management scheme are employed for low power consumption. The NoC is implemented in 0.13 mum CMOS process and provides 76.8 GB/s aggregated bandwidth at 400 MHz with 2-clock cycle latency while dissipating 46 mW at 1.2 V.
Keywords :
CMOS logic circuits; logic design; low-power electronics; network topology; network-on-chip; object recognition; CMOS process; FLIT-level clock gating; byte rate 76.8 GByte/s; crossbar switch design; data-level parallelism; dual-channel and adaptive switching; low-latency network-on-chip; object-level parallelism; packet-based power management; power 46 mW; power consumption; real-time object recognition processor; size 0.13 mum; tree-based topology NoC; voltage 1.2 V; Bandwidth; CMOS process; Clocks; Communication switching; Energy consumption; Energy management; Network topology; Network-on-a-chip; Object recognition; Switches;
Conference_Titel :
Solid-State Circuits Conference, 2008. A-SSCC '08. IEEE Asian
Conference_Location :
Fukuoka
Print_ISBN :
978-1-4244-2604-1
Electronic_ISBN :
978-1-4244-2605-8
DOI :
10.1109/ASSCC.2008.4708760