Title :
Design considerations for low-power high-performance mobile logic and memory interfaces
Author :
Palmer, Robert ; Poulton, John ; Fuller, Andrew ; Chen, Judy ; Zerbe, Jared
Author_Institution :
Rambus Inc., Chapel Hill, NC
Abstract :
This paper highlights design considerations for low-power, high-performance mobile memory and logic interfaces, based on the results from the 14 mW, 6.25 Gb/s transceiver test chip demonstrated in 90 nm CMOS. One of the keys to achieving 2.25 mW/Gbps was the highly-sensitive, low-offset receiver. An accurate receiver enables low-swing signaling and requires less power and area from the transmitter. The smaller transceiver design in turn lowers the clock distribution power and improves the signal quality by presenting less loading to the clock and the channel, respectively. The improved signal quality enables even lower signal swing and a ldquospiral of goodnessrdquo continues. This paper examines these aspects in detail and discusses their potential implications to a broad spectrum of future low-power, high-performance mobile interface designs.
Keywords :
CMOS logic circuits; CMOS memory circuits; logic design; low-power electronics; mobile radio; transceivers; CMOS chip; bit rate 6.25 Gbit/s; broad spectrum; clock distribution power; low-offset receiver; low-power high-performance mobile logic; low-swing signaling; memory interfaces; mobile interface design; power 14 mW; signal quality; size 90 nm; transceiver test chip; Bandwidth; CMOS logic circuits; Clocks; Logic design; Logic testing; Prototypes; Random access memory; Signal design; Transceivers; Transmitters;
Conference_Titel :
Solid-State Circuits Conference, 2008. A-SSCC '08. IEEE Asian
Conference_Location :
Fukuoka
Print_ISBN :
978-1-4244-2604-1
Electronic_ISBN :
978-1-4244-2605-8
DOI :
10.1109/ASSCC.2008.4708764