DocumentCode :
1833219
Title :
A single-loop DLL using an OR-AND duty-cycle correction technique
Author :
Song, Keun-Soo ; Koo, Cheul-Hee ; Park, Nak-Kyu ; Kim, Kwan-Weon ; Choi, Young-Jung ; Ahn, Jin-Hong ; Chung, Byong-Tae
Author_Institution :
Graphics Design Team, Hynix Semicond. Inc., Icheon
fYear :
2008
fDate :
3-5 Nov. 2008
Firstpage :
245
Lastpage :
248
Abstract :
In this paper, we report a single-loop delay-locked loop (DLL) using a novel OR-AND duty-cycle correction (DCC) circuit. The proposed OR-AND DCC circuit employs both an analog blocks to detect duty error precisely and a digital block to control duty-error easily. To prove the proposed concepts, a single-loop DLL employing the proposed OR-AND DCC is demonstrated with SPICE simulation. The DLL using 0.1-mum CMOS process provides clocks with 16-psec peak-to-peak jitter at 1-GHz operating frequency and spends 20-mA bias current at 1.8-V power supply. The proposed DCC has the accuracy of plusmn1 % for plusmn25 % duty error and 300 cycles duty-correction time in the range of 100 MHz -1.3 GHz operating frequencies.
Keywords :
CMOS digital integrated circuits; SPICE; delay lock loops; error detection; CMOS process; OR-AND duty-cycle correction technique; SPICE simulation; current 20 mA; error detection; frequency 100 MHz to 1.3 GHz; single-loop DLL; single-loop delay-locked loop; size 0.1 mum; time 16 ps; voltage 1.8 V; CMOS process; Circuit simulation; Clocks; Delay; Digital control; Error correction; Frequency; Jitter; Power supplies; SPICE;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2008. A-SSCC '08. IEEE Asian
Conference_Location :
Fukuoka
Print_ISBN :
978-1-4244-2604-1
Electronic_ISBN :
978-1-4244-2605-8
Type :
conf
DOI :
10.1109/ASSCC.2008.4708774
Filename :
4708774
Link To Document :
بازگشت