DocumentCode :
1833360
Title :
Interconnection network switch architectures and combining strategies
Author :
Dickey, S.
Author_Institution :
Courant Inst. of Math. Sci., New York, NY
fYear :
1994
fDate :
26-29 Apr 1994
Firstpage :
4
Lastpage :
9
Abstract :
We have studied a variety of switch architectures for use in the multistage interconnection network of a shared memory multiprocessor. In this paper, we investigate two techniques for improving network performance in the presence of contention: the use of multiple handshaking signals and the use of message combining. Simulation results are provided for implementation alternatives using switches of varying capabilities, in order to compare the effectiveness of different methods. We show that a practical combining switch design, the two-and-a-half-way combining switch, provides performance equivalent to that of other more expensive designs for systems with up to 1024 PEs
Keywords :
digital simulation; multiprocessor interconnection networks; packet switching; performance evaluation; protocols; shared memory systems; interconnection network switch architectures; message combining; multiple handshaking signals; multiprocessor interconnection network; multistage interconnection network; network contention; network performance; performance; shared memory machine; shared memory multiprocessor; simulation; switch design; two-and-a-half-way combining switch; Bandwidth; Delay; Hardware; Joining processes; Laboratories; Multiprocessor interconnection networks; Packaging machines; Parallel processing; Routing; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel Processing Symposium, 1994. Proceedings., Eighth International
Conference_Location :
Cancun
Print_ISBN :
0-8186-5602-6
Type :
conf
DOI :
10.1109/IPPS.1994.288326
Filename :
288326
Link To Document :
بازگشت