DocumentCode :
1833895
Title :
A 350-MHz combined TDC-DTC With 61 ps resolution for asynchronous ΔΣ ADC applications
Author :
Daniels, Jorg ; Dehaene, Wim ; Steyaert, Michiel ; Wiesbauer, Andreas
Author_Institution :
ESAT-MICAS, Katholieke Univ. Leuven, Leuven
fYear :
2008
fDate :
3-5 Nov. 2008
Firstpage :
365
Lastpage :
368
Abstract :
A combined Time-to-Digital Digital-to-Time Converter (TDC-DTC) is presented for use in a high-precision single-bit Asynchronous DeltaSigma ADC. It quantizes the 1-bit asynchronous square wave with 61 ps precision, obtaining a virtual sampling frequency of 16.4 GHz with only a 350 MHz clock. Measurements confirm that with this precision, the design of a single-bit Asynchronous DeltaSigma ADC obtaining 78 dB SNDR over a 500 kHz bandwidth is feasible using only a first-order noise shaping and with a limit cycle frequency of only 8 MHz. With this technique, both the order and the bandwidth requirements of the noise shaping filter can be relaxed, which significantly reduces the analog complexity of the DeltaSigma Modulator. The proposed architecture is therefore especially suited for low-voltage nanometer technologies.
Keywords :
UHF frequency convertors; modulators; sigma-delta modulation; first-order noise shaping; frequency 350 GHz; high-precision single-bit asynchronous DeltaSigma ADC applications; low-voltage nanometer technology; noise shaping filter; time 61 ps; time-to-digital digital-to-time converter; Analog circuits; Bandwidth; CMOS technology; Demodulation; Energy consumption; Frequency conversion; Laser radar; Limit-cycles; Noise shaping; Time measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2008. A-SSCC '08. IEEE Asian
Conference_Location :
Fukuoka
Print_ISBN :
978-1-4244-2604-1
Electronic_ISBN :
978-1-4244-2605-8
Type :
conf
DOI :
10.1109/ASSCC.2008.4708803
Filename :
4708803
Link To Document :
بازگشت