DocumentCode :
1834484
Title :
A scan BIST generation method using a Markov source and partial bit-fixing
Author :
Li, Wei ; Yu, Chaowen ; Reddy, Sudhakar M. ; Pomeranz, Kith
Author_Institution :
Dept. of ECE, Iowa Univ., IA, USA
fYear :
2003
fDate :
2-6 June 2003
Firstpage :
554
Lastpage :
559
Abstract :
Recently, Markov sources were shown to be effective in designing pseudo-random test pattern generators with low area overhead for built-in self-test of scan designs. This paper presents a new test pattern generation scheme based on a Markov source and a partial bit-fixing technique. A new method is proposed for the computation of the state transition probabilities of the Markov source based on the statistics of a deterministic test set. This is enhanced by partial bit-fixing logic, which fixes a group of consecutive inputs to all-0 or all-1. Experimental results show that the proposed BIST scheme can achieve 100% fault coverage for large benchmark circuits with reduced hardware overhead and reduced pattern counts compared to the earlier method using Markov sources.
Keywords :
Markov processes; automatic test pattern generation; benchmark testing; built-in self test; Markov source; benchmark circuit; built-in self-test; low area overhead; partial bit-fixing; reduced hardware overhead; reduced pattern count; scan BIST generation method; state transition probability; test pattern generator; Automatic testing; Benchmark testing; Built-in self-test; Chaos; Circuit faults; Circuit testing; Hardware; Logic testing; Permission; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2003. Proceedings
Print_ISBN :
1-58113-688-9
Type :
conf
DOI :
10.1109/DAC.2003.1219069
Filename :
1219069
Link To Document :
بازگشت