DocumentCode :
1834955
Title :
Using embedded infrastructure IP for SOC post-silicon verification
Author :
Huang, Yu ; Cheng, Wu-Tung
Author_Institution :
Mentor Graphics Co., Waltham, MA, USA
fYear :
2003
fDate :
2-6 June 2003
Firstpage :
674
Lastpage :
677
Abstract :
This paper presents a method to embed an FPGA core in a SOC as an infrastructure IP that can exploit transaction-based verification methodology to verify and debug the first silicon. The primary objective for post-silicon verification is to reduce the time taken for validating the first silicon. Additionally, verifying silicon at chip-level is expected to speedup the silicon debugging and thus reduces the time to market. Experimental results presented in this paper demonstrate that the proposed method can be implemented with small overhead.
Keywords :
field programmable gate arrays; industrial property; integrated circuit design; integrated circuit reliability; system-on-chip; FPGA core; I-IP; SOC post-silicon verification; chip-level; embedded infrastructure IP; field programmable gate array; first silicon validation; intellectual property; silicon debugging; system-on-chip; transaction-based verification; Debugging; Delay; Electrons; Field programmable gate arrays; Graphics; Permission; Silicon; Testing; Time to market; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2003. Proceedings
Print_ISBN :
1-58113-688-9
Type :
conf
DOI :
10.1109/DAC.2003.1219103
Filename :
1219103
Link To Document :
بازگشت