Title :
Test application time and volume compression through seed overlapping
Author :
Rao, Wenjing ; Bayraktaroglu, Lsmet ; Orailoglu, Alex
Author_Institution :
CSE Dept., UC San Diego, CA, USA
Abstract :
We propose in this paper an extension on the Scan Chain Concealment technique to further reduce test time and volume requirement. The proposed methodology stems from the architecture of the existing SCC scheme, while it attempts to overlap consecutive test vector seeds, thus providing increased flexibility in exploiting effectively the large volume of don´t-care bits in test vectors. We also introduce modified ATPG algorithms upon the previous SCC scheme and explore various implementation strategies. Experimental data exhibit significant reductions on test time and volume over all current test compression techniques.
Keywords :
automatic test pattern generation; integrated circuit design; integrated circuit testing; logic design; matrix algebra; ATPG algorithm; SCC scheme; XOR network; deterministic test; don´t-care bit; scan chain concealment; seed overlapping; test time; test vector seed; time compression; volume compression; volume requirement; Automatic test pattern generation; Circuit testing; Compaction; Integrated circuit testing; Permission; Pins; Software testing; Sun; Vectors; Very large scale integration;
Conference_Titel :
Design Automation Conference, 2003. Proceedings
Print_ISBN :
1-58113-688-9
DOI :
10.1109/DAC.2003.1219116