DocumentCode :
1835279
Title :
Staggered transpose form equalizer using a RAM (RAM-EQ)
Author :
Raghunath, Raghu K J
Author_Institution :
Lucent Digital Radio, Warren, NJ, USA
Volume :
1
fYear :
1999
fDate :
24-27 Oct. 1999
Firstpage :
115
Abstract :
Adaptive filters account for a large part of the power dissipation and area in a modem chip. Hence considerable effort is spent in optimizing the architecture of the adaptive filters. In this paper we propose an architecture which takes into consideration the present state of VLSI technology and the constraints of a practical system. The equalizer uses a staggered transpose form architecture which allows the use of RAMs instead of discrete delay registers. Also, hardware sharing is on inherent characteristic of the architecture. The architecture is fully pipelined and programmable for rear or complex filtering.
Keywords :
VLSI; adaptive equalisers; adaptive filters; decision feedback equalisers; digital filters; feedforward; modems; pipeline processing; random-access storage; DFE; RAM; RAM-EQ; VLSI technology; adaptive filters; area; complex filtering; decision feedback equalizers; feedforward equalizers; hardware sharing; modem chip; pipelined architecture; power dissipation; programmable architecture; staggered transpose form equalizer; Adaptive filters; Decision feedback equalizers; Delay; Filtering; HDTV; Hardware; Logic; Low pass filters; Modems; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Systems, and Computers, 1999. Conference Record of the Thirty-Third Asilomar Conference on
Conference_Location :
Pacific Grove, CA, USA
ISSN :
1058-6393
Print_ISBN :
0-7803-5700-0
Type :
conf
DOI :
10.1109/ACSSC.1999.832306
Filename :
832306
Link To Document :
بازگشت