DocumentCode :
1838097
Title :
Time delay considerations in high-frequency phase-locked loops
Author :
Buckwalter, J. ; York, R.A.
Author_Institution :
California Univ., Santa Barbara, CA, USA
fYear :
2002
fDate :
3-4 June 2002
Firstpage :
181
Lastpage :
184
Abstract :
The time-delayed phase-locked loop (PLL), model predicts drastically different behavior not accounted for in a conventional PLL model. Three results in particular are identified. A critical gain exists for which the equilibrium point becomes a limit cycle. An optimal gain exists that minimizes the acquisition time of the PLL to an external signal. Finally, changes in stability occur first at zero frequency detuning for a given gain and time delay. Verification of this behavior in a 1.5 GHz PLL with reasonable circuit parameter values is demonstrated.
Keywords :
UHF integrated circuits; UHF mixers; UHF oscillators; circuit stability; delays; limit cycles; phase locked loops; voltage-controlled oscillators; 1.5 GHz; critical gain; equilibrium point; high-frequency phase-locked loops; limit cycle; lump sum time delay; minimized acquisition time; mixer; open-loop gain; optimal gain; spurious harmonics; stability changes; time delay considerations; variable gain amplifier; voltage-controlled oscillator; zero frequency detuning; Bifurcation; Circuit stability; Delay effects; Differential equations; Eigenvalues and eigenfunctions; Frequency; Low pass filters; Phase locked loops; Predictive models; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Radio Frequency Integrated Circuits (RFIC) Symposium, 2002 IEEE
Conference_Location :
Seattle, WA, USA
ISSN :
1529-2517
Print_ISBN :
0-7803-7246-8
Type :
conf
DOI :
10.1109/RFIC.2002.1011951
Filename :
1011951
Link To Document :
بازگشت