DocumentCode :
1838827
Title :
A simple technique to reduce clock jitter effects in continuous-time delta-sigma modulators
Author :
Chang, Hairong ; Tang, Hua
Author_Institution :
Electr. & Comput. Eng. Dept., Univ. of Minnesota, Duluth, MN
fYear :
2008
fDate :
18-21 May 2008
Firstpage :
1870
Lastpage :
1873
Abstract :
Continuous-time Delta-Sigma modulators are very sensitive to clock jitter effects. In this paper, we present a simple technique to reduce clock jitter effects. The technique employs two delayed elements to generate a feedback current waveform with a fixed-width return-to-zero time period, followed a fixed- width time period for active feedback, which is followed by another variable return-to-zero time period subject to clock jitter. It has been shown in the paper through behavioral simulation models that this technique is very effective to reduce independent clock jitter effects.
Keywords :
continuous time systems; delta-sigma modulation; feedback; timing jitter; active feedback; behavioral simulation model; clock jitter effects; continuous-time delta-sigma modulators; feedback current waveform; fixed-width return-to-zero time period; fixed-width time period; variable return-to-zero time period; Clocks; Delay; Delta modulation; Feedback; Jitter; Noise shaping; Pulse modulation; Pulse shaping methods; Pulse width modulation; Pulse width modulation converters; Clock jitter effects; Continuous-time; Delta-Sigma modulator;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
Type :
conf
DOI :
10.1109/ISCAS.2008.4541806
Filename :
4541806
Link To Document :
بازگشت