DocumentCode :
1839144
Title :
Bit-level optimized FIR filter architectures for high-speed decimation applications
Author :
Blad, Anton ; Gustafsson, Oscar
Author_Institution :
Electron. Syst., Linkoping Univ., Linkoping
fYear :
2008
fDate :
18-21 May 2008
Firstpage :
1914
Lastpage :
1917
Abstract :
Analog-to-digital converters based on sigma-delta modulation have shown promising performance, with steadily increasing bandwidth. However, associated with the increasing bandwidth is an increasing output sample rate, which becomes costly to decimate in the digital domain. Commonly, cascaded integrator comb structures have been used for the first decimation stage, but polyphase decomposed FIR filter architectures have been shown to be more power efficient. In this paper, a bit-level optimization algorithm is introduced, and applied to the direct form and transposed form FIR filter architectures. Mainly, two conclusions can be drawn. The transposed architecture has significantly lower complexity in most circumstances, and the inability to implement an efficient adder prohibits the symmetry of the filter coefficients to be used efficiently for the direct form architecture.
Keywords :
FIR filters; adders; digital-analogue conversion; adders; analog-to-digital converters; bit-level optimization; bit-level optimized FIR filter architectures; cascaded integrator comb structures; high-speed decimation applications; polyphase decomposed FIR filter architectures; sigma-delta modulation; Analog-digital conversion; Bandwidth; Cost function; Delta-sigma modulation; Digital-analog conversion; Finite impulse response filter; Integer linear programming; Nonlinear filters; Signal resolution; Transfer functions;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
Type :
conf
DOI :
10.1109/ISCAS.2008.4541817
Filename :
4541817
Link To Document :
بازگشت