DocumentCode :
1839173
Title :
An area-efficient sampling rate converter using negative feedback technique
Author :
Furuta, Masanori ; Yamaji, Takafumi ; Ueno, Takeshi ; Itakura, Tetsuro
Author_Institution :
Toshiba Corp., Kawasaki
fYear :
2008
fDate :
18-21 May 2008
Firstpage :
1922
Lastpage :
1925
Abstract :
A new architecture of a sampling rate converter for high oversampling delta-sigma analog-to-digital converters is presented. The proposed system using a negative feedback technique can greatly reduce the hardware, achieving the rate conversion of the large decimation ratio and the sufficient aliasing suppression with linear phase shift characteristic. A design example is given to demonstrate that the sine function. Compared with a conventional cascaded integrator-comb decimation Alter, a 67% area saving is achieved by the proposed converter.
Keywords :
delta-sigma modulation; feedback; area-efficient sampling rate converter; decimation ratio; delta-sigma analog-to-digital converters; linear phase shift characteristics; negative feedback technique; sufficient aliasing suppression; Analog-digital conversion; Data processing; Dynamic range; Filtering; Hardware; Negative feedback; Negative feedback loops; Nonlinear filters; Quantization; Sampling methods;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
Type :
conf
DOI :
10.1109/ISCAS.2008.4541819
Filename :
4541819
Link To Document :
بازگشت