Title :
Gate model networks for minimization of multiple-valued logic functions
Author :
Hata, Yutaka ; Hozumi, Takahiro ; Yamato, Kazuharu
Author_Institution :
Fac. of Eng., Himeji Inst. of Technol., Japan
Abstract :
The use of gate model networks as a logic minimization method for multiple-valued logic functions is proposed. The gate model network is a kind of neural network constructed like and AND-OR two-level circuits using two gate models: an AND type gate model and an OR type gate model. The backpropagation (BP) method is used to train the network until it realizes the minimal solution. A solution is derived from the weights and thresholds. The gate model networks are applied to binary AND-OR circuit minimization and to the multiple-value max-of-min´s expression minimization. It is shown that the gate model network is also applicable to minimize multiple-valued sum-of-products expressions, where sum refers to TSUM
Keywords :
backpropagation; logic design; many-valued logics; minimisation of switching nets; neural nets; AND-OR two-level circuits; TSUM; backpropagation; binary AND-OR circuit minimization; gate model networks; logic minimization; multiple-valued logic functions; neural network; sum-of-products expressions; thresholds; weights; Design automation; Equations; Logic circuits; Logic functions; Minimization methods; Neural networks; Neurons; Proposals;
Conference_Titel :
Multiple-Valued Logic, 1993., Proceedings of The Twenty-Third International Symposium on
Conference_Location :
Sacramento, CA
Print_ISBN :
0-8186-3350-6
DOI :
10.1109/ISMVL.1993.289585