Title :
Novel strategies of FSG-CMP for within-wafer uniformity improvement and wafer edge yield enhancement beyond 0.18 micro technologies
Author :
Chen, K.W. ; Wang, Y.L. ; Chang, L. ; Liu, C.W. ; Lin, Y.K. ; Wang, T.C. ; Chang, S.T. ; Lo, K.Y.
Author_Institution :
Inst. of Material Sci. & Eng., Nat. Chiao-Tung Univ., His-Chu, Taiwan
Abstract :
Low-k films and higher multiple stacked layers are likely to be widely applied for ULSI circuits. However, for 8" (200 mm) or 12" (300 mm) wafers, wafer edge collapse phenomena in higher interlayer low-k film occurs due to CMP polishing effects. Work has been developed for the optimization of different polishing parameters and polishing head design in order to resolve these problems, but these methods failed to address the theory of edge collapse in CMP and its control. In this paper, we discuss the theory applied in the Preston equation to explain the wafer edge polishing behavior. In order to implement the theory, we adopted novel strategies, including different polishing head (sweep) vibration and pad edge sprayer methods, new wafer retaining ring design and novel slurry delivery methods. The within wafer nonuniformity and edge profile characteristics of CMP polished low-k films of fluorinated silicate glass (FSG) were evaluated under this new strategy. In addition, the metal line and via dimensions, and edge die-yield directly responded to the edge profile improvement. An average 7-10% yield improvement of 0.18 μm technology can be achieved, with up to 15% edge-die yield improvement. The edge profile prevented collapse from the original 75 mm to up to 95 mm of wafer center-to-edge distance, excluding the 3 mm edge of an 8-inch wafer. These efficient strategies for within-wafer planarization and edge profile were also proven by the reduction of via CD deviation by over 50% under lithography rules
Keywords :
chemical mechanical polishing; dielectric thin films; integrated circuit interconnections; integrated circuit measurement; integrated circuit metallisation; integrated circuit yield; lithography; permittivity; 0.18 micron; 12 in; 200 mm; 300 mm; 75 mm; 8 in; 95 mm; CD deviation; CMP edge collapse; CMP polishing effects; FSG CMP strategies; Preston equation; ULSI circuits; edge-die yield improvement; fluorinated silicate glass; interlayer low-k film; lithography; low-k films; low-k stacked layers; metal line dimensions; pad edge sprayer methods; polishing head design; polishing head vibration; polishing parameters; slurry delivery methods; via dimensions; wafer edge polishing behavior; wafer edge profile; wafer edge yield enhancement; wafer retaining ring design; within-wafer planarization; within-wafer uniformity; yield improvement; Design optimization; Dielectric films; Equations; Glass; Physics; Planarization; Semiconductor films; Semiconductor materials; Spraying; Ultra large scale integration;
Conference_Titel :
Semiconductor Manufacturing Symposium, 2001 IEEE International
Conference_Location :
San Jose, CA
Print_ISBN :
0-7803-6731-6
DOI :
10.1109/ISSM.2001.962962