DocumentCode :
1839608
Title :
Silicide-related yield enhancement in a deep submicrometer CMOS process
Author :
Qian, S. ; Solis, R. ; Haley, M. ; Pesnell, G. ; Mitchell, T. ; Butler, R. ; Ziger, D. ; Klatt, J. ; Delgado, M. ; Karnett, Martin P. ; Davis, J.
Author_Institution :
Philips Semicond., San Antonio, TX, USA
fYear :
2001
fDate :
2001
Firstpage :
287
Lastpage :
290
Abstract :
Electrical bitmapping and physical failure analysis were used to detect a small silicide break within a memory circuit which led to severe yield loss on our 0.20 μm CMOS process. A parallel, two-phase approach was used to optimize the titanium silicide formation process and the silicon surface preparation prior to titanium silicide. Several process and mask tooling modifications were implemented as a result of these efforts, which led to added robustness of the silicide process module and dramatic increases in wafer probe yield
Keywords :
CMOS memory circuits; failure analysis; integrated circuit metallisation; integrated circuit yield; 0.20 micron; TiSi2; deep submicrometer CMOS process; electrical bitmapping; failure analysis; mask tooling; memory circuit; silicide process module; silicon surface preparation; titanium silicide formation; wafer probe yield; yield enhancement; CMOS process; Circuit testing; Conductivity; Failure analysis; Probes; Random access memory; Silicides; Tin; Titanium; Vehicles;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Manufacturing Symposium, 2001 IEEE International
Conference_Location :
San Jose, CA
Print_ISBN :
0-7803-6731-6
Type :
conf
DOI :
10.1109/ISSM.2001.962969
Filename :
962969
Link To Document :
بازگشت