DocumentCode :
1840067
Title :
ESD protection devices placed inside keep-out zone (KOZ) of through Silicon Via (TSV) in 3D stacked integrated circuits
Author :
Chen, Shih-Hung ; Thijs, Steven ; Linten, Dimitri ; Scholz, Mirko ; Hellings, Geert ; Groeseneken, Guido
Author_Institution :
IMEC, Leuven, Belgium
fYear :
2012
fDate :
9-14 Sept. 2012
Firstpage :
1
Lastpage :
8
Abstract :
Through Silicon Via (TSV) has been utilized in vertically stacking IC dice to implement real system-in-chip applications. However, threshold voltage and mobility of MOSFETs can be influenced by induced mechanical strain of the TSV, causing degradation or non-stability of functional circuits. Therefore, a Keep-out Zone (KOZ) is defined, meaning that active devices are forbidden in this area. This paper investigates the impact on ESD protection devices placed inside this KOZ in bulk FinFET process.
Keywords :
MOSFET; electrostatic discharge; three-dimensional integrated circuits; ESD protection device; active device; bulk FinFET process; keep-out zone; three-dimensional stacked integrated circuit; through silicon via; Bonding; Electrostatic discharges; Silicon; Strain; Through-silicon vias; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Overstress/Electrostatic Discharge Symposium (EOS/ESD), 2012 34th
Conference_Location :
Tucson, AZ
ISSN :
0739-5159
Print_ISBN :
978-1-4673-1467-1
Type :
conf
Filename :
6333280
Link To Document :
بازگشت