DocumentCode :
1841441
Title :
Low-power short-channel single-ended current-steered CMOS logic-gate for mixed-signal systems
Author :
Taparia, Ajay ; Viswanathan, T.R.
Author_Institution :
Dept of Electr. Eng., Univ. of Texas at Dallas, Richardson, TX
fYear :
2008
fDate :
18-21 May 2008
Firstpage :
2290
Lastpage :
2293
Abstract :
Low-power CMOS logic circuits operated from a fixed supply voltage can result in uncontrolled conduction over process and temperature variation. Large current-pulses flowing during the logic transitions also cause power-supply noise. Current steered logic known as CSL can mitigate these problems. Here, a fixed bias-current is steered between two distinct paths during the transition between logic states. Constant supply-current eliminates switching noise on the power supply line. The current-biased circuit presented here operates like a normal CMOS gate preserving many of its desirable properties. The key modification is that the output static-voltage of the gate is used to steer the bias current between two paths. During the transition the bias current is used for pulling-up the output node. During the pull-down phase a small local capacitance is charged to provide the current pulse needed for pull-up. The current source resistance in conjunction with the local decoupling capacitor acts as a bypass for the impulse current needed for quick pull-up. This new circuit operates over a wide range of bias currents and, the corresponding speeds vary proportionately. These current-steered CMOS gates (CS- CMOS) are specially targeted for use in low-power, wide dynamic range mixed-signal applications where supply noise must be minimized. Circuit operation and simulation results are presented.
Keywords :
CMOS logic circuits; circuit noise; logic gates; mixed analogue-digital integrated circuits; current source resistance; current-pulses flowing; local decoupling capacitor; logic transitions; mixed-signal systems; power supply line; power-supply noise; short-channel single-ended current-steered CMOS logic-gate; CMOS logic circuits; CMOS technology; Capacitance; Capacitors; Circuit noise; Logic devices; Negative feedback; Power supplies; Temperature; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
Type :
conf
DOI :
10.1109/ISCAS.2008.4541911
Filename :
4541911
Link To Document :
بازگشت