DocumentCode :
1841997
Title :
Challenge and innovation of VLSI design below 100nm
Author :
Sasaki, Hajirne
Author_Institution :
NEC Corp., Japan
fYear :
2005
fDate :
27-29 April 2005
Firstpage :
144
Abstract :
In the design of VLSIs, its goal is to implement higher integration and higher performance through the innovation of architecture, design tool and process technology. As the device minimum dimension becomes smaller below 100nm, diversified serious issues, including signal integrity and power dissipation, are being emerged. In order to overcome these barriers, the necessity of tight coupling, or effective joint activities which combine solutions of various layers between design and manufacturing fields will be discussed. Furthermore, possible countermeasures to overcome the technological barriers such as fluctuation in device characteristics estimated in the 45nm generation will be discussed.
Keywords :
VLSI; innovation management; integrated circuit design; integrated circuit manufacture; nanotechnology; 45 nm; VLSI design; architecture innovation; design field; design tool; device characteristics; manufacturing field; power dissipation; process technology; signal integrity; technological barriers; tight coupling; Character generation; Fluctuations; Manufacturing; National electric code; Power dissipation; Process design; Technological innovation; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, Automation and Test, 2005. (VLSI-TSA-DAT). 2005 IEEE VLSI-TSA International Symposium on
Print_ISBN :
0-7803-9060-1
Type :
conf
DOI :
10.1109/VDAT.2005.1500040
Filename :
1500040
Link To Document :
بازگشت