DocumentCode :
1842358
Title :
Delay macromodeling and estimation for RTL
Author :
Koyagi, Tatsuya ; Fukui, Masahiro ; Saleh, Resve
Author_Institution :
Ritsumeikan Univ., Kusatsu
fYear :
2008
fDate :
18-21 May 2008
Firstpage :
2430
Lastpage :
2433
Abstract :
We propose a macromodel for delay estimation at the RTL level. The macromodel is useful for approximating the delay through the critical path of an RTL block as a function of Vdd and Vt. It is specifically designed for delay estimation at the early phase of the design flow and based on detailed HSPICE analysis of NAND chains to extract the parameter values. This macromodel has two fitting parameters which make the macromodel simple but accurate. The steps needed to extract the two parameters are described. The validation of the model is demonstrated by comparison with HSPICE. According to our experiments, this macromodel is able to predict the delay variation due to Vdd and Vt with accuracy of plusmn3% at the logic level and plusmn5% for RTL blocks.
Keywords :
NAND circuits; SPICE; VLSI; delay estimation; HSPICE analysis; NAND chains; delay estimation; delay macromodeling; Circuits; Delay effects; Delay estimation; Energy consumption; Equations; Logic design; Logic devices; Portable computers; Threshold voltage; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
Type :
conf
DOI :
10.1109/ISCAS.2008.4541946
Filename :
4541946
Link To Document :
بازگشت