DocumentCode :
1842678
Title :
A complete pipelined MMSE detection architecture in a 4x4 MIMO-OFDM receiver
Author :
Yoshizawa, Shingo ; Yamauchi, Yasushi ; Miyanaga, Yoshikazu
Author_Institution :
Grad. Sch. of Inf. Sci. & Technol., Hokkaido Univ., Sapporo
fYear :
2008
fDate :
18-21 May 2008
Firstpage :
2486
Lastpage :
2489
Abstract :
This paper presents a VLSI architecture of MMSE detection in a 4 x 4 MIMO-OFDM receiver. Packet-based MIMO- OFDM imposes a considerable throughput requirement on the matrix inversion because of strict timing in frame structure and subcarrier-by-subcarrier basis processing. Pipeline processing oriented algorithms are preferable to tackle this issue. We adopt Strassen´s algorithms of matrix inversion and multiplication to circuit design in the MMSE detection. The complete pipelined architecture achieves real-time operation which does not depend on numbers of subcarriers. The designed circuit has been implemented to a 90-nm CMOS process and shows a potential for providing a 2.6-Gbps transmission speed in a 160-MHz signal bandwidth.issue.
Keywords :
CMOS integrated circuits; MIMO communication; OFDM modulation; least mean squares methods; matrix algebra; pipeline processing; CMOS process; MIMO-OFDM receiver; VLSI architecture; frame structure; matrix inversion; pipeline processing oriented algorithms; pipelined MMSE detection architecture; Bandwidth; Circuit synthesis; Detectors; Iterative algorithms; MIMO; OFDM; Pipeline processing; Throughput; Transmitting antennas; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
Type :
conf
DOI :
10.1109/ISCAS.2008.4541960
Filename :
4541960
Link To Document :
بازگشت