Title :
Future trends in SoC interconnect
Author_Institution :
Sch. of Comput. Sci., The Univ. of Manchester, UK
Abstract :
Self-timed packet-switched networks are poised to take a major role in addressing the complex system design and timing closure problems of future complex systems-on-chip. The robust, correct-by-construction characteristics of self-timed communications enables each IP block on the SoC to operate in its own isolated timing domain, greatly simplifying the problems of timing verification. Design automation software can remove the need for expertise in self-timed design, enabling the on-chip interconnect to be treated as an additional IP block within a conventional (synchronous) design flow. The paradigm shift from viewing the SoC design problem as a matter of organizing complex hierarchies of buses with multiple coupled timing domains, where every interface between timing domains must be verified carefully, to viewing the SoC as a problem in network design where those timing issues are automatically isolated, promises significant improvements in designer productivity, component reuse and SoC functionality.
Keywords :
asynchronous circuits; electronic design automation; integrated circuit design; integrated circuit interconnections; network topology; system-on-chip; IP block; SoC interconnect; correct-by-construction; design automation software; network design; self timed packet switched networks; timing verification; Backplanes; Bridges; Computer science; Design automation; Integrated circuit interconnections; Intelligent networks; Organizing; Productivity; Robustness; Timing;
Conference_Titel :
VLSI Design, Automation and Test, 2005. (VLSI-TSA-DAT). 2005 IEEE VLSI-TSA International Symposium on
Print_ISBN :
0-7803-9060-1
DOI :
10.1109/VDAT.2005.1500079