Title :
A 130.7-
2-Layer 32-Gb ReRAM Memory Device in 24-nm Technology
Author :
Tz-yi Liu ; Tian Hong Yan ; Scheuerlein, R. ; Yingchang Chen ; Lee, Jung Keun ; Balakrishnan, Ganesh ; Yee, G. ; Zhang, Haijun ; Yap, A. ; Ouyang, Jun ; Sasaki, T. ; Al-Shamma, Ali ; Chen, Ci ; Gupta, Madhu ; Hilton, Gene ; Kathuria, A. ; Lai, V. ; Matsum
Author_Institution :
SanDisk Corp., Milpitas, CA, USA
Abstract :
A 32-Gb ReRAM test chip has been developed in a 24-nm process, with a diode as the selection device and metal oxide as the switching element. The memory array is constructed with cross-point architecture to allow multiple memory layers stacked above the supporting circuitry and minimize the circuit area overhead. Die efficiency is further improved by sharing wordlines and bitlines between adjacent blocks. As the number of sense amplifiers under the memory array is limited, a pipelined array control scheme is adopted to compensate the performance impact while utilizing the fast switching time of ReRAM cells. With the chip current consumption being dominated by the array leakage and sensitive to array bias and operating conditions, a charge pump stage control scheme is introduced to dynamically adapt to the operating conditions for optimal power consumption. Smart Read during sensing and leakage current compensation scheme during programming are applied to the large-block architecture and achieve a chip density that is several orders of magnitude higher than prior ReRAM developments.
Keywords :
charge pump circuits; compensation; memory architecture; random-access storage; 2-layer ReRAM memory device; ReRAM test chip; array bias; array leakage; charge pump stage control scheme; chip current consumption; chip density; circuit area overhead; cross-point architecture; die efficiency; diode; leakage current compensation scheme; memory array; metal oxide; multiple memory layers; optimal power consumption; pipelined array control scheme; sense amplifiers; size 24 nm; smart read; storage capacity 32 Gbit; switching element; Arrays; Leakage currents; Registers; Sensors; Switches; Transistors; 3-D architecture; Charge pump; ReRAM; cross-point; current compliance; leakage current compensation; multiple-layer; nonvolatile memory; sneak path;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2013.2280296