Title :
A cost effective reconfigurable memory for multimedia multithreading streaming architecture
Author :
Tsao, You Ming ; Lok, Ka Hang ; Lin, Yu Cheng ; Sun, Chih Hao ; Chien, Shao Yi ; Chen, Liang Gee
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei
Abstract :
Data flow plays an important factor when design a multimedia multithreading streaming system. In this paper, a reconfigurable memory architecture is proposed to smooth the stream data flow to decrease maximum stream data bandwidth from the external memory. The reconfigurable memory not only can configure as data cache but also can configure as tightly couple memory depending on the application. In addition, heterogenous threads level configurability can adjust the optima on chip thread number in different pipeline stage. Experiment shows the proposed architecture can reduce at least 27% external bandwidth and increase at least 25% throughput in a graphic streaming example.
Keywords :
media streaming; reconfigurable architectures; cost effective reconfigurable memory; data flow; graphic streaming; multimedia multithreading streaming architecture; reconfigurable memory architecture; Bandwidth; Costs; Graphics; Memory architecture; Multimedia systems; Multithreading; Pipelines; Streaming media; Throughput; Yarn;
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
DOI :
10.1109/ISCAS.2008.4542190