DocumentCode :
1848239
Title :
Design of TSC checkers for implementation in CMOS technology
Author :
Kundu, Sandip ; Reddy, Sudhakar M.
Author_Institution :
IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
fYear :
1989
fDate :
2-4 Oct 1989
Firstpage :
116
Lastpage :
119
Abstract :
A fault model for CMOS digital circuits includes FET stuck-open and FET stuck-on faults, in addition to line stuck-at faults used conventionally. It has been shown that delays in CMOS circuits, under test, may invalidate tests derived by neglecting such delays. This necessitates reinvestigation of existing totally self-checking (TSC) checker designs from a new perspective. It was shown earlier that TSC checkers derived on the basis of the line stuck-at fault model for constant weight codes may not be self-testing for the CMOS fault model, violating one of the conditions of TSC circuits. A design procedure for constructing a self-testing circuit for the CMOS fault model using at most four levels is suggested. Thus previous designs can be adapted for the CMOS fault model without any penalty. The new design also makes it possible to meet arbitrary fan-in restrictions
Keywords :
CMOS integrated circuits; digital integrated circuits; fault location; field effect transistors; CMOS technology; FET stuck-on; FET stuck-open; TSC checkers; arbitrary fan-in restrictions; checker designs; constant weight codes; digital circuits; fault model; line stuck-at faults; totally self-checking; Built-in self-test; CMOS digital integrated circuits; CMOS logic circuits; CMOS technology; Circuit faults; Circuit testing; Delay; FETs; Logic testing; Semiconductor device modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1989. ICCD '89. Proceedings., 1989 IEEE International Conference on
Conference_Location :
Cambridge, MA
Print_ISBN :
0-8186-1971-6
Type :
conf
DOI :
10.1109/ICCD.1989.63339
Filename :
63339
Link To Document :
بازگشت