DocumentCode :
1849172
Title :
Look-up table FPGA synthesis from minimized multi-valued pseudo Kronecker expressions
Author :
Lindgren, Per ; Drechsler, Rolf ; Becker, Bernd
Author_Institution :
Div. of Comput. Eng., Lulea Univ. of Technol., Sweden
fYear :
1998
fDate :
27-29 May 1998
Firstpage :
95
Lastpage :
100
Abstract :
In this paper we outline a method for Look-up Table-FPGA (LUT-FPGA) synthesis from minimized Multi-Valued Pseudo Kronecker Expressions (MV PSDKROs). By restricting logic minimization to consider only easily mappable expressions, a regular Cellular Architecture (CA) layout without routing overhead is obtained. In this way our method combines logic minimization, mapping and routing. The transformation into the MV domain reduces the area as the number of products in the PSDKRO expression can be further minimized. Deriving the exact minimum MV PSDKRO is known to be hard or even intractable. We address this by applying pruning techniques based on cost estimation and dynamic methods to find suitable variable orderings. Results on a set of MCNC benchmarks show the advantages of the proposed minimization methods
Keywords :
field programmable gate arrays; logic CAD; minimisation of switching nets; multivalued logic; table lookup; Cellular Architecture; FPGA; Look-up Table; MV PSDKRO; Multi-Valued Pseudo Kronecker Expressions; cost estimation; logic minimization; mapping; routing; Boolean functions; Circuit synthesis; Computer science; Costs; Electronic switching systems; Field programmable gate arrays; Minimization methods; Read only memory; Routing; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multiple-Valued Logic, 1998. Proceedings. 1998 28th IEEE International Symposium on
Conference_Location :
Fukuoka
ISSN :
0195-623X
Print_ISBN :
0-8186-8371-6
Type :
conf
DOI :
10.1109/ISMVL.1998.679310
Filename :
679310
Link To Document :
بازگشت