DocumentCode
1850722
Title
Dynamic hardware plugins in an FPGA with partial run-time reconfiguration
Author
Horta, Edson L. ; Lockwood, John W. ; Taylor, David E. ; Parlour, David
Author_Institution
Escola Politecnica, Sao Paulo Univ., Brazil
fYear
2002
fDate
2002
Firstpage
343
Lastpage
348
Abstract
Tools and a design methodology have been developed to support partial run-time reconfiguration of FPGA logic on the Field Programmable Port Extender. High-speed Internet packet processing circuits on this platform are implemented as Dynamic Hardware Plugin (DHP) modules that fit within a specific region of an FPGA device. The PARBIT tool has been developed to transform and restructure bitfiles created by standard computer aided design tools into partial bitsteams that program DHPs. The methodology allows the platform to hot-swap application-specific DHP modules without disturbing the operation of the rest of the system.
Keywords
field programmable gate arrays; integrated circuit layout; logic CAD; network routing; reconfigurable architectures; FPGA; PARBIT tool; application-specific DHP modules; bitfile restructuring; bitfile transformation; computer aided design tools; design methodology; dynamic hardware plugins; field programmable port extender; high-speed Internet packet processing circuits; hot swapping; partial bitsteams; partial run-time reconfiguration; Circuits; DH-HEMTs; Design methodology; Field programmable gate arrays; Hardware; Internet; Logic design; Logic devices; Reconfigurable logic; Runtime;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference, 2002. Proceedings. 39th
ISSN
0738-100X
Print_ISBN
1-58113-461-4
Type
conf
DOI
10.1109/DAC.2002.1012647
Filename
1012647
Link To Document