Title :
Implementing asynchronous circuits using a conventional EDA tool-flow
Author :
Sotiriou, Christos P.
Author_Institution :
Inst. of Comput. Sci., Found. for Res. & Technol. - Hellas, Heraklion, Greece
Abstract :
This paper presents an approach by which asynchronous circuits can be realised with a conventional EDA tool flow and conventional standard cell libraries. Based on a gate-level asynchronous circuit implementation technique, direct-mapping, and by identifying the delay constraints and exploiting certain EDA tool features, this paper demonstrates that a conventional EDA tool flow can be used to describe, place, route and timing-verify asynchronous circuits.
Keywords :
asynchronous circuits; cellular arrays; circuit layout CAD; delays; formal verification; logic CAD; logic gates; network routing; timing; EDA tool-flow; asynchronous circuits; delay constraints; direct-mapping; gate-level circuit implementation technique; routing; standard cell libraries; timing-verification; Asynchronous circuits; Clocks; Delay; Electromagnetic interference; Electronic design automation and methodology; Flip-flops; Libraries; Logic circuits; Permission; Timing;
Conference_Titel :
Design Automation Conference, 2002. Proceedings. 39th
Print_ISBN :
1-58113-461-4
DOI :
10.1109/DAC.2002.1012661