DocumentCode :
1851533
Title :
The RD27 muon trigger co-incidence array demonstrator ASIC
Author :
Bindra, R. ; Claxton, B. ; Dowdell, J. ; Letchford, A. ; Perera, V. ; Quinton, S. ; Filippini, N. ; Gennari, E. ; Petrolo, E. ; Veneziano, S. ; Ellis, N.
Author_Institution :
Rutherford Appleton Lab., Chilton, UK
Volume :
1
fYear :
1995
fDate :
21-28 Oct 1995
Firstpage :
340
Abstract :
One aim of the RD27 project is to perform design and R&D work leading to a first level muon trigger for an experiment at the Large Hadron Collider (LHC) at CERN. This paper describes the design, implementation and testing of an ASIC for a trigger demonstrator system. The trigger system is implemented using a set of seven chambers. The low momentum trigger requires hits in three out of the four inner chambers. The high momentum trigger requires a low momentum trigger and hits in two of three outer chambers. This scheme allows for chamber inefficiencies for real muons and reduces the trigger rate from neutron and photon-induced background in the detectors. The core of the ASIC is an eight by twenty-four input `double´ co-incidence array allowing two momentum cuts to be applied. The ASIC has multiple inputs per axis and includes the multiplicity logic. The design of the ASIC is flexible enough to demonstrate fully combinatorial operation, fully pipelined operation, or any combination of the two. The ASIC has been fabricated using a 34k gate, 0.5 μm CMOS gate array from Fujitsu. Testing confirms it can be pipelined at above 80 MHz or fully combinatorial with a propagation delay of 7 ns, varying by up to 2 ns depending on input pattern
Keywords :
application specific integrated circuits; detector circuits; muon detection; nuclear electronics; 0.5 μm CMOS gate array; 34 K gate; 80 MHz; LHC; Large Hadron Collider; RD27 muon trigger coincidence array demonstrator ASIC; chamber inefficiencies; first level muon trigger; fully combinatorial operation; fully pipelined operation; high momentum trigger; inner chambers; input pattern; low momentum trigger; multiplicity logic; neutron-induced background; outer chambers; photon-induced background; propagation delay; trigger demonstrator system; Application specific integrated circuits; CMOS logic circuits; Detectors; Laboratories; Large Hadron Collider; Mesons; Neutrons; Propagation delay; Research and development; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nuclear Science Symposium and Medical Imaging Conference Record, 1995., 1995 IEEE
Conference_Location :
San Francisco, CA
Print_ISBN :
0-7803-3180-X
Type :
conf
DOI :
10.1109/NSSMIC.1995.504240
Filename :
504240
Link To Document :
بازگشت