DocumentCode :
1851658
Title :
Model checking algorithms for analog verification
Author :
Hartong, Walter ; Hedrich, Lars ; Barke, Erich
Author_Institution :
Inst. of Microelectron. Circuits & Syst., Hannover Univ., Germany
fYear :
2002
fDate :
2002
Firstpage :
542
Lastpage :
547
Abstract :
In this contribution we present the first method for model checking on nonlinear analog systems. Based on digital CTL model checking algorithms and results in hybrid model checking, we have developed a concept to adapt these ideas to analog systems. Using an automatic state space subdivision method the continuous state space is transferred into a discrete model. In doing this, the most challenging task is to retain the essential nonlinear behavior of the analog system. To describe analog specification properties, an extension to the CTL language is needed. Two small examples show the properties and advantages of this new method and the capability of the implemented prototype tool.
Keywords :
circuit CAD; circuit simulation; formal specification; formal verification; integrated circuit design; nonlinear network analysis; state-space methods; CTL language extension; analog specification properties; analog verification; automatic state space subdivision method; continuous state space; discrete model; hybrid model checking; model checking algorithms; nonlinear behavior; prototype tool; Analog circuits; Analog computers; Circuits and systems; Computational modeling; Computer simulation; Microelectronics; Permission; Power system modeling; Prototypes; State-space methods;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2002. Proceedings. 39th
ISSN :
0738-100X
Print_ISBN :
1-58113-461-4
Type :
conf
DOI :
10.1109/DAC.2002.1012684
Filename :
1012684
Link To Document :
بازگشت