DocumentCode :
185234
Title :
Analysis and optimization of a SAR ADC with attenuation capacitor
Author :
Brenna, S. ; Bonfanti, Andrea ; Abba, A. ; Caponio, F. ; Lacaita, Andrea L.
Author_Institution :
Dip. di Elettron., Inf. e Bioingegneria, Politec. di Milano, Milan, Italy
fYear :
2014
fDate :
26-30 May 2014
Firstpage :
68
Lastpage :
73
Abstract :
The conventional binary weighted array SAR ADC is the common topology adopted to achieve high efficiency conversion, i.e. with less than 10 fJ/conversion-step, even requiring extra effort to design and simulate full custom sub-fF capacitors. This paper presents the design and the optimization of an asynchronous SAR ADC with attenuation capacitor achieving an efficiency similar to conventional binary weighted array converters but adopting standard MiM capacitors. A monotonic switching algorithm further reduces the capacitive array consumption while an asynchronous and fully-differential dynamic logic minimizes the digital power consumption. A 10-bit prototype has been fabricated in a 0.13-μm CMOS technology. At 0.5-V supply and 200-kSps sampling frequency, the ADC achieves a SNDR of 52.6 dB, an ENOB of 8.45, and a power consumption of 420 nW, corresponding to a figure-of-merit (FOM) of 6 fJ/conversion-step. This efficiency is comparable to the best results published so far and it´s the lowest among ADCs in 130-nm or less scaled technology. The ADC core occupies an area of only 0.045 mm2.
Keywords :
CMOS digital integrated circuits; MIM devices; analogue-digital conversion; asynchronous circuits; capacitors; circuit optimisation; flip-flops; integrated circuit design; low-power electronics; power consumption; switching circuits; ADC core; CMOS technology; ENOB; FOM; MiM capacitors; SNDR; analog-to-digital converter; asynchronous SAR ADC; asynchronous dynamic logic; attenuation capacitor; binary weighted array SAR ADC; binary weighted array converters; capacitive array consumption; digital power consumption; figure-of-merit; fully-differential dynamic logic; monotonic switching algorithm; optimization; power 420 nW; sampling frequency; scaled technology; size 0.045 mm; size 0.13 mum; successive approximation register; voltage 0.5 V; Arrays; Capacitance; Capacitors; Power demand; Standards; Switches; Topology; ADC; analog-to-digital conversion; asynchronous logic; mismatch; nonlinearity; successive approximation register;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information and Communication Technology, Electronics and Microelectronics (MIPRO), 2014 37th International Convention on
Conference_Location :
Opatija
Print_ISBN :
978-953-233-081-6
Type :
conf
DOI :
10.1109/MIPRO.2014.6859535
Filename :
6859535
Link To Document :
بازگشت